*Original research paper* UDC 541.48.08: 666.651.4 DOI 10.7251/IJEEC2401001W

# A new electrode structure of IrO<sub>x</sub>/Bi-doped SrRuO<sub>3</sub> for highly reliable La-doped Pb (Zr, Ti)O<sub>3</sub>-based ferroelectric memories

Wensheng Wang<sup>1</sup>, Takashi Eshita<sup>1</sup>, Kazuaki Takai<sup>1</sup>, Ko Nakamura<sup>1</sup>, Mitsuaki Oikawa<sup>1</sup>, Nozomi Sato<sup>1</sup>, Soichiro Ozawa<sup>1</sup>, Kouichi Nagai<sup>1</sup>, Satoru Mihara<sup>1</sup>, Yukinobu Hikosaka<sup>1</sup>, Hitoshi Saito<sup>1</sup>, Manabu Kojima<sup>1</sup>, Kenji Nomura<sup>2</sup> and Hideshi Yamaguchi<sup>2</sup>

<sup>1</sup> Fujitsu Semiconductor Memory Solution Limited, Yokohama, Japan <sup>2</sup> Fujitsu Limited, Fujitsu Limited

E-mail address: wangws@hotmail.com, eshita@wakayama-u.ac.jp, k\_takai@fujitsu.com, kou@fujitsu.com, oikawa.mitsuaki@fujitsu.com, nozomi.s@fujitsu.com, ozawa.souichiro@fujitsu.com, nagai.kouichi@fujitsu.com, s-mihara@fujitsu.com, hikosaka.yukino@fujitsu.com, saito.hitoshi@fujitsu.com, kojima.manabu@fujitsu.com, nomura.kenji@fujitsu.com, yamagu@fujitsu.com

*Abstract*— We successfully developed a lanthanum (La)-doped Pb (Zr,Ti)O<sub>3</sub> (PLZT) based ferroelectric capacitor (FC) using a new electrode material of bismuth (Bi) doped SrRuO<sub>3</sub> (B-SRO) aiming at reduction of energy consumption of ferroelectric random access memory (FeRAM) by suppressing the leakage current of its FC. Our employed B-SRO layer is effective for suppressing the leakage current due to reducing atomic interdiffusions of Iridium and lead between IrO<sub>x</sub> top electrode (TE) and PLZT. Space charge limited conduction (SCLC) is dominant in the leakage current of the FC with B-SRO, while defect assisted conduction possibly includes in the leakage current of FC without B-SRO in addition with the SCLC. Switchable polarization, depending on the B-SRO thickness, has largest value for 1.0-1.5 nm thick B-SRO. Excellent imprint and switching (fatigue) endurances is proven on the FC with 1 nm thick B-SRO.

Keywords- component; ferroelectric memory; FRAM; FeRAM; Bi doped SrRuO3

#### I. INTRODUCTION

Ferroelectric random access memory (FeRAM or FRAM), a type of non-volatile memory using ferroelectric materials, has excellent electric properties, such as high switching (fatigue) endurance and high writing speed [1-5], Thus FeRAM is suitable for the applications of edge devices used in internet environments, such as Internet of things (IoT). However, FeRAM needs to further lower energy consumption by suppressing leakage current of the ferroelectric capacitor (FC) and to further improve in reliability including rewriting endurance (fatigue endurance) and memory storage stability for commercializing stand-alone FeRAM with large memory density [6] and embedded FeRAM [7,8] in the system on chip (SOC). Embedded FeRAM is often employed for the edge devices, where FC is not only used in the memory storage but also used in the peripheral capacitor aiming for dye (chip)-size shrinkage. Thus, FC in the embedded FRAM needs to reduce the leakage current to minimize the total energy consumption in the SOC. HfO<sub>2</sub> and its related ferroelectric materials (HfO<sub>2</sub>-FE) have recently attracted much attention because HfO<sub>2</sub>-FE appears to be fully compatible with CMOS fabrication due to its low growth temperature [9-13].

It has been reported that HfO<sub>2</sub>-FE achieved remarkable electric properties including low leakage current for even a few nm-thick HfO<sub>2</sub>-FE and memory storage stability up to 10 years, and fatigue endurance of more than 10<sup>10</sup> cycles [13,14], However, enough evidence regarding the reliability for realizing commercially available FeRAM using HfO<sub>2</sub>-FE has been gathered yet. For example, time-dependent dielectric breakdown (TDDB) has been serious problem since 10 nm or thinner HfO<sub>2</sub>-FE needs to be used for low voltage operation because of its large coercive field close to electric break down electric field [15,16].

Therefore, have employed sputter-deposited we lanthanum-doped  $Pb(Zr_{0.4},Ti_{0.6})O_3$  (PLZT), which has accumulated enough reliable data over about two decades since PLZT based FeRAM was commercialized. Although metal organic chemical vapor deposition (MOCVD)-based Pb(Zr,Ti)O<sub>3</sub> (PZT) has achieved excellent electric properties of a low voltage saturation polarization [17-20], the production cost of sputter deposited PLZT is lower than that of MOCVD PZT. We have reported that our developed FC consisting of two PLZT stacked layers and two  $IrO_x$  (1<x<2) stacked top electrodes (TE) revealed excellent electric properties of a low voltage operation and high reliability at temperatures from  $-45^{\circ}$ C to  $125^{\circ}$ C [21]. However, leakage current of our developed FC was found to be too large to

apply to the large memory density FeRAM and the embedded FeRAM. Since the control of the interface between the TE and PLZT is crucial to obtain good electronic properties of FC in our experiment [22, 23], we sought to improve the leakage current of PLZT-based FCs employing a SrRuO<sub>3</sub> (SRO) film for an interlayer between IrOx TE and PLZT. However, although SRO has been well investigated as an interlayer material between metal electrode and perovskite ferroelectric materials to improve electric properties [24-27], the film quality of the sputter-deposited SRO is not so good because density of SRO target is up to 85%. Cross et al. reported the FC with SRO interlayer revealed large leakage current because of large Sr interdiffusion [27], which is considered that SRO was easily decomposed and induced the interdiffusion between SRO and PZT (PLZT) resulting in large leakage current [24]. We have improved FC characteristics applying Bi-doped SRO (B-SRO) as an interlayer which was sputterdeposited using newly developed B-SRO target whose atomic density can be increased up to 95%.

In this paper, we describe the fabrication of our developed FC and its electrical characteristics, focusing on the leakage current, polarization by varying B-SRO thickness, and making sure the reliability of the B-SRO FC. Finally, we discuss the cause of its good electrical performance.

#### II. EXPERIMENTAL METHODS

Since we found that {111} crystalline orientation of our sputter deposited PLZT on a {111} oriented Pt is the most preferable to obtain a good FC performance among other orientations [28], we fabricated a PLZT-based FC, consisting of a {111} crystalline oriented Pt bottom electrode, a {111} crystalline oriented PLZT layer, and a IrO<sub>x</sub> TE layer, by using 180-nm node CMOS manufacturing technology. The PLZT layer and the IrOx TE consisted of a stacked structure for improving electric characteristics [22]. In this experiment, we tried to applied B-SRO as an interlayer between IrOx and PLZT. We prepared two types of FC specimens with and without B-SRO, respectively. After Pt and 75 nm thick PLZT layers sequentially deposited at RT on a SiO<sub>2</sub>-coated 200 mmdiameter Si wafer, the specimens were annealed by rapid thermal annealing (RTA) at 620 °C in an Ar-based 1.25%  $O_2$ atmosphere for 90 s. A 10 nm-thick PLZT was deposited over the PLZT. Then a B-SRO layer was deposited by varying its thickness from 0.1 nm to 3 nm at 200 °C in 0.5-Pa Argon atmosphere. After B-SRO deposition, a 25 nm-thick IrOx deposited by sputtering at 300°C in situ [36]. Then, specimens were annealed by RTA at 725 °C in an Ar-based 1.0% O<sub>2</sub> atmosphere for 120 s, and a 150 nm-thick IrO<sub>x</sub> was deposited by reactive sputtering at RT. FeRAM arrays were fabricated using our ordinal metallization method [23]. The electric characteristics of the leakage current and the applied voltage dependence of switchable polarization  $(Q_{sw})$  [28] were measured on a 25  $\times$  100  $\mu m^2$  square FC. Reliability measurements of imprint test and fatigue test were caried out on the arrayed FC consisting of 2488 FCs (each of 0.80 imes1.35  $\mu$ m<sup>2</sup> in area) connected in parallel, with a total area of  $2687 \,\mu\text{m}^2$  (arrayed FC). In the measurement of leakage current on FC, voltages were applied to BE with grounding bottom electrode (BE). In the measurement of B-SRO thickness dependence of Q<sub>sw</sub>, we used a 10-µs wide square pulse by varying together with writing and reading voltages from 0 V

to 4.0 V: the interval time of reading and writing was 1 s. We investigated the reliability of FeRAM with and without B-SRO by characterizing the imprint and the switching endurance (fatigue) on the arrayed FCs. Imprint is the tendency of stabilizing the stored polarization state mainly due to charged defects existing in the ferroelectric material near the electrode, which degrades the rewriting ability of FeRAM. For manufacturing FeRAM, the imprint test checks the ability of the FC to rewrite the stored data as opposite data ( opposite state" or OS), for example, writing and storing '1 , baking the FC, and then rewriting the stored '1' as '0'. In this experiment, we measure the Q<sub>sw</sub> of an arrayed FC after rewriting of an arrayed FC after baking at 90°C for imprint acceleration, we call that Q<sub>sw</sub> as Q<sub>os</sub> [29]. Fatigue is observed as decrease in polarization of FC from the original during iteration of polarization reversal. In this experiment, we measured the polarization after nth iteration of polarization reversal with 7 V-square pulse at 90  $^\circ\!\mathrm{C}$  on an arrayed FC for fatigue acceleration. The atomic interdiffusion and crystalline structure near the interface between IrOx/B-SRO and PLZT were investigated via secondary ion mass spectroscopy (SIMS) and transmission electron spectroscopy (TEM). The details are presented elsewhere [21-23, 29-32].

#### III. RESULTS AND DISCUSSION

#### A. Experimental Results

Figure 1 shows the cross-sectional TEM image of the IrO<sub>x</sub>/B-SRO/PLZT interface on the specimen with 1.0 nm thick B-SRO, which clearly reveals that B-SRO layer, as indicated by the red dashed curve in Fig. 1, was almost uniformly deposited on the PLZT layer. Leakage current density (J<sub>leak</sub>) vs applied voltage (V<sub>app</sub>) characteristics [33-35] on the FC specimens fabricated by varying B-SRO thickness is shown in Fig. 2. J<sub>leak</sub> is drastically suppressed by B-SRO and clearly decreased with increasing B-SRO thickness. However, J<sub>leak</sub> vs V<sub>app</sub> shapes of all specimens seem to be all similar. Relations between Log J<sub>leak</sub> and Log V<sub>app</sub> on the specimens with 1.0 nm-thick B-SRO and without B-SRO by varying measurement temperature from -45°C to 125°C are shown in Figs. 3(a) to (d), which shows that the slopes on the specimens without B-SRO at the same measurement temperature.



Figure 1. Cross-sectional TEM image of  $IrO_x/1$  nm-thick B-SRO/PLZT interface. The red broken line marks the boundaries B-SRO.



Figure 2. Applied voltage dependence of Leakage current density by varying B-SRO thickness from 0 nm to 5 nm.



Figure 3. Log  $J_{leak}$  (leakage current density) vs Log + $V_{app}$  (applied voltage) (a, b), and Log  $J_{leak}$  (leakage current density) vs Log - $V_{app}$  (applied voltage) plots (c, d) of the specimens without B-SRO (a, c), with 1 mm-thick B-SRO (b, d). + $V_{app}$  and - $V_{app}$  indicate positive and negative applied voltages on the top

The applied voltage dependence of  $Q_{sw}$  by varying the B-SRO thickness from 0 to 5 nm are shown in Fig. 4. The specimen with 1 nm thick B-SRO had the largest  $Q_{sw}$ . Our precise investigation revealed that the applied voltage dependency of  $Q_{sw}$  with 0.7, 1.0 and 1.3 nm thick B-SRO were almost same.

Baking time dependences of  $Q_{os}$  on the specimens fabricated by varying B-SRO thickness from 0 to 5 nm is shown in Fig. 5(a). It was observed that the thinner B-SRO was applied to the specimens, the more rapidly decreased in  $Q_{os}$ . Q<sub>3</sub> rate [36], an indicator of decreasing rate in the Q<sub>os</sub> per unit time derived from the baking time dependences of Q<sub>os</sub>, is



Figure 4. Applied voltage dependence of Q<sub>sw</sub> on the specimens fabricated by varying the B-SRO thickness every 1 nm from 0 nm to 5 nm.



Figure 5. Baking time dependence of Qos on the specimens fabricated by varying B-SRO thickness from 0 nm to 1.5 nm (a) and Q3 rate (b).

show in Fig. 5(b).  $Q_3$  rate of the specimens with 0.7 nm or thicker SRO are larger than -6%, which is enough value for 10-year guarantee of imprint endurance. Switching cycle dependence of  $Q_{sw}$  (fatigue) obtained by stress voltage of 7 V and read voltage of 1.8 V at 90°C on the specimens fabricated with varying B-SRO thickness are shown in Fig. 6, where each measured  $Q_{sw}$  was normalized by the initial  $Q_{sw}$ . The thinner B-SRO was applied to the specimen, the weaker fatigue endurance was observed. The stress voltage dependences of  $Q_{sw}$  loss in the switching cycle was well described in a power-low model as generally used for the FC fatigue analysis [1, 2, 18]. Considering a simple Arrhenius process [37] for  $Q_{sw}$  loss by switching cycles of  $4x10^5$  when operating the FeRAM at 125°C with operating voltage of 1.8

V, for example  $10^8$  cycles in Fig. 6 being to  $4x10^{13}$ , which resulted in our 4 Mb FeRAM production [6].

Ir, Pb, O, Sr, and Ru profiles measured by SIMS on the specimens with 1 nm thick B-SRO and without B-SRO are shown in Figs. 7(a) to (e), respectively. Unfortunately, Bi profile was not able to be measured because of some interference by other elements. It was observed that Ir diffusion into PLZT from  $IrO_x$  TE on the specimen without B-SRO clearly larger than that on the specimen with B-SRO. It was also observed that Pb diffusion into IrO<sub>x</sub> TE from PLZT on the specimen without B-SRO slightly larger than that on the specimen with B-SRO, as indicated by red arrow in Fig. 7(b).



Figure 6. Switching cycle dependence of Q<sub>sw</sub> (fatigue endurances) on the specimens fabricated by varying B-SRO thickness from 0 nm to 1.5 nm.



Figure 7. Depth profiles of iridium (a), lead (b), oxygen (c), strontium (d), and ruthenium (e) near the IrO<sub>x</sub>/B-SRO/PLZT interface.

### B. Discussion

Masuda et al. [38] investigated the leakage current mechanism of their Pt/SRO/PZT capacitor and showed that slope of Log J<sub>leak</sub> -Log E (electric field) was around 1 in the low field region (<55 kV/cm) and around 2 in the high field region (>55 kV/cm). Although our experimental results are similar to their results, slopes of Log J<sub>leak</sub>-Log V<sub>app</sub> curves in our experiment appears to change around 1 V (118 kV/cm). Thus, we evaluated the slopes in the absolute applied voltage 1 V or larger, as indicated by insertions in Figs. 3(a) to (c). Slopes of Log J<sub>leak</sub>-Log V<sub>app</sub> on the FCs with B-SRO are almost 2 while slopes of the FCs without B-SRO are around 1.5 in the applied voltage at 1 V or larger, which means that SCLC should be dominant in the leakage current of the FC with B-SRO. In the case of the FC without B-SRO, the leakage current possibly includes other conduction mechanism rather than SCLC. Some preceding studies reported that the FC with an electrode consisting of an SRO layer had large leakage currents [24, 37]. Masuda et al. reported that SRO/PZT did not form Schottky barrier due to interdiffusion between SRO and PZT [37]. Cross et al. also observed large leakage current on the FC with SRO/PLZT because Sr from SRO easily diffused into PLZT, resulting in making leakage pass in the PLZT grain boundaries [24]. In the other hand, Kumura et al. obtained good electric performance on their PZT-based capacitor with IrO2/SRO TE because SRO can supply oxygen to oxygen deficient region of the PZT and IrO2 has much less catalytic effect to create hydrogen radical in their FeRAM fabrication process [27]. We consider that our employed B-SRO hardly decompose even in the thin films, which effectively suppress the interdiffusion of Ir and Pb, resulting in reducing the leakage current density on the specimen with B-SRO. It should be noted that the leakage current under 1 V is too low to significantly affect our FeRAM performance. Considering the Ir and Pb interdiffusion on the specimen without B-SRO, Ir impurity or Pb vacancy in the PLZT near IrOx interface possibly enlarges the leakage current on the specimen without B-SRO. Thus, the values of the fitting-line slope of Log Jleak vs Log  $V_{app}$ , as show in Fig. 3 (a)-(d), on the specimen without B-SRO is much less than two, in comparison with those /on the specimen with 1 nm thick B-SRO. Although oxygen outdiffusion or interdiffusion possibly influences the electric properties of FC, limited resolution of SIMS in this work did clarify this evidence

It is interested that  $Q_{sw}$  depends on the B-SRO thickness. We found that a slight diffusion of Ir from IrO<sub>x</sub> TE into PLZT interface enhanced polarization reversal, which eventually enlarged the  $Q_{sw}$  of PLZT-based FC in our previous work [23]. Since this effect is sensitive to the amount of diffused Ir,  $Q_{sw}$  strongly depends on the B-SRO thickness. In the case of thick B-SRO, Ir diffusion is too low exhibit the effect of polarization reversal. In the case of thin B-SRO, Ir deeply diffused into PLZT resulting in low polarization due to low crystalline quality of PLZT. From our precise experiments, we concluded that B-SRO thickness from 1.0 nm to 1.5 nm should be the most preferable to obtain good performance and reliability of FeRAM. We confirm that much more scalable FeRAM should be manufactured combing the FC with B-SRO and our developed "capacitor over bit line (COB)" technology [39].

#### IV. CONCLUSION

We developed a lanthanum-doped Pb(Zr<sub>0.4</sub>,Ti<sub>0.6</sub>)O<sub>3</sub> (PLZT)based ferroelectric capacitor (FC) applying to stand-alone and embedded FeRAMs using Bi-doped SrRuO<sub>3</sub> (B-SRO) as an insertion layer between IrO<sub>x</sub> top electrode (TE) and PLZT, focusing on suppressing the leakage current. The leakage current was successfully reduced by almost one order of magnitude using B-SRO due to the suppression of Ir and Pb interdiffusion and the largest Q<sub>sw</sub> was obtained on FC with 1.0-1.3 nm thick B-SRO due to slight diffusion of Ir into PLZT interfaces. Excellent imprint and switching (fatigue) endurances was proven on the FC with 1.0 nm thick B-SRO.

#### REFERENCES

- T. Eshita, T. Tamura, and Y. Arimoto, "Ferroelectric random access memory (FRAM)", in Advances in Non-Volatile Memory and Storage Technology, 1st ed. (Woodhead Publishing, 2014).
- [2] J. Rodriguez et al., "Reliability of ferroelectric random access memory embedded within 130nm CMOS", in IEEE Int. Rel. Phys. Symp., 2010.
- [3] S. Joo, Y-J. An, T. W. Oh, and S.-O. Jung, "Comparative analysis of MCU memory for IoT application", in International Conference on Electronics, Information, and Communication, 2018.
- [4] T. Mikolajick, S. Slesazeck, M. H. Park, and U. Schroeder, "Ferroelectric hafnium oxide for ferroelectric random-access memories and ferroelectric field-effect transistors", MRS Bull. vol. 43, pp 340– 346, 2018.
- [5] T. Eshita et al., "Development of highly reliable ferroelectric random access memory and its Internet of Things applications", Jpn. J. Appl. Phys. vol. 57, p. 11UA01, 2018.
- [6] S. Kawashima et al., "An 8-Mbit 0.18-µm CMOS 1T1C FeRAM in planar technology", IEICE TRANS. ELECTRON., Vol.E98–C, pp. 1047-1057, 2015.
- [7] T. S. Moise et al., "Demonstration of a 4 Mb, high density ferroelectric memory embedded within a 130 nm, 5 LM Cu/FSG logic process", Int. Electron Devices Meet., 2001.
- [8] T. Mikolajick, U. Schroeder, and S. Slesazeck, "The Past, the Present, and the Future of Ferroelectric Memories", IEEE T. Electron Dev., vol. 67, pp.134-142, 2020.
- [9] T. S. Böscke, J. Müller, D. Bräuhaus, U. Schröder, and U. Böttger, "Ferroelectricity in hafnium oxide thin films", Appl. Phys. Lett. vol. 99, p. 102903, 2011.
- [10] J. Müller et al., "Ferroelectric hafnium oxide: A CMOS-compatible and highly scalable approach to future ferroelectric memories", Int. Electron Devices Meet., 2013.
- [11] S. Dünkel et al., "A FeFET based super-low-power ultra-fast embedded NVM technology for 22nm FDSOI and beyond", Int. Electron Devices Meet., 2017.
- [12] S. Slesazeck, U. Schroeder, and T. Mikolajick, "Embedding hafnium oxide based FeFETs in the memory landscape", in International Conference on IC Design and Technology, 2018.
- [13] M. Saitoh et al., "HfO<sub>2</sub>-based FeFET and FTJ for Ferroelectric-Memory Centric 3D LSI towards Low-Power and High-Density Storage and AI Applications", Int. Electron Devices Meet., 2020.
- [14] T. Ali et al., "Impact of ferroelectric wakeup on reliability of laminate based Si-doped hafnium oxide (HSO) FeFET memory cells", IEEE Int. Rel. Phy. Symp., 2020.
- [15] A. Toriumi, L. Xu, S. Shibayama, S. Migita, T.Shimizu, and H. Funakubo, "Ferroelectricity in Doped Hafnium Oxide: Materials, Properties and Devices", ed. U.Schroeder et al. (Woodhead Publishing, United Kingdom, 2019).
- [16] Z. Liu et al., "Investigation of time dependent dielectric breakdown (TDDB) of  $Hf_{0.5}Zr_{0.5}O_2$ -based ferroelectrics under both forward and reverse stress conditions", IEEE J. Electron Dev. Soc., vol.9, pp. 735-740, 2021.
- [17] M. Shimizu, H. Fujisawa, H. Niua, and K. Hondab, "Growth of ferroelectric PbZr<sub>x</sub>Ti<sub>1-x</sub>O<sub>3</sub> thin films by metalorganic chemical vapor deposition (MOCVD)", J. Cryst. Growth, vol. 237-239, pp.448–454, 2002.

# IJEEC

- [18] J. A. Rodriguez et al., "Reliability properties of low-voltage ferroelectric capacitors and memory arrays", IEEE T. Device Mat.. Re. vol.4, p.436, 2004.
- [19] A. Nagai, H. Morioka, G. Asano, and H. Funakubo, "Preparing Pb(Zr,Ti)O<sub>3</sub> films less than 100nm thick by low-temperature metalorganic chemical vapor deposition", Appl. Phys. Lett. vol. 86, p.142906, 2005.
- [20] D. C. Yoo et al., "Highly reliable 50nm-thick PZT capacitor and low voltage FRAM device using Ir/SrRuO<sub>3</sub>/MOCVD PZT capacitor technology", Dig. Tech. Papers Symp. on VLSI Technology, 2005.
- [21] W. Wang et al., "An improvement of low temperature characteristics of an La-doped Pb(Zr,Ti)O<sub>3</sub> capacitor", Jpn. J. Appl. Phys. vol. 61, p. SN1013, 2022.
- [22] W. Wang et al., "Ferroelectric capacitor with an asymmetric doublelayer PLZT structure for FRAM", Appl. Phys. Lett. vol.120, p. 102901, 2022.
- [23] K. Nomura et al., "Reconstruction of IrO<sub>2</sub>/(Pb, La)(Zr, Ti)O<sub>3</sub> (PLZT) interface by optimization of postdeposition annealing and sputtering conditions", J. Appl. Phys. vol. 126, p. 074105, 2019.
- [24] J. S. Cross, M. Tomotani, and Y. Kotaka, "(Pb, La)(Zr, Ti)O<sub>3</sub> Film Grain-Boundary Conduction with SrRuO<sub>3</sub> Top Electrodes", Jpn. J. Appl. Phys. vol. 40, pp. L346–L348, 2001.
- [25] Y. Kumura et al., "A SrRuO<sub>3</sub>/IrO<sub>2</sub> top electrode FeRAM with Cu BEOL process for embedded memory of 130 nm generation and beyond", Solid-State Electronics vol. 50, pp. 606–612, 2006.
- [26] M. T. Do et al., "Interfacial dielectric layer as an origin of polarization fatigue in ferroelectric capacitors", Sci. Rep-UK. 10, p.7310, 2020.
- [27] J. S. Cross et al., Evaluation of PZT capacitors with Pt/SrRuO<sub>3</sub> electrodes for feram", Integr. Ferroelectr. 25, p. 265, 1999.
- [28] F. Chu, "A Mathematical Description of the Switching Behavior of Ferroelectric Thin Films for FRAM Applications", Integr. Ferroelectr., vol. 48, p.255, 2002.

- [29] T. Eshita, T. Tamura, and Y. Arimoto, "Ferroelectric random access memory (FRAM)," in Advances in Non-Volatile Memory and Storage Technology, 1st ed. (Woodhead Publishing, 2014), Chap. 14.
- [30] W. Wang et al., "Control of La-doped Pb(Zr,Ti)O<sub>3</sub> crystalline orientation and its influence on the properties of ferroelectric random access memory", Jpn. J. Appl. Phys. vol.56, p. 10PF14, 2017.
- [31] K. Nomura et al., "Improvement of Ferroelectric Random Access Memory Manufacturing Margin by Employing Pt/AlO<sub>x</sub> Bottom Electrode for the La-doped Pb(Zr,Ti)O<sub>3</sub> Ferroelectric Capacitor", Jpn. J. Appl. Phys. vol. 57, p. 11UF01, 2018.
- [32] W. Wang et al., "Ferroelectric random access memory with high electric properties and high production yield realized by employing an AlO<sub>x</sub> underlying layer of Pt bottom electrode for a La-doped lead zirconate titanate capacitor", Jpn. J. Appl. Phys. vol. 58, p. 016503, 2019.
- [33] A. Rose, "Space-Charge-Limited Currents in Solids", Phys. Rev., vol.97, pp.1538-1544, 1955.
- [34] J. F. Scott, C. A. Araujo, B. M. Melnick, L. D. McMillan, and FL Zuleeg, "Quantititative measurement of space-charge effects in lead zirconate-titanate memories", J. Appl. Phys. vol. 70. pp.382-388, 1991.
- [35] J. C. Shin, C. S. Hwang, H. J. Kim, S. O. Park, "Leakage current of solgel derived Pb(Zr, Ti)O<sub>3</sub> thin films having Pt electrodes", Appl. Phys. Lett. vol.70, pp. 3411-3413, 1999.
- [36] W. Wang, United States Patent, US9679904 B2, "Method of manufacturing semiconductor device", filed in 2015.
- [37] T. Mihara, H. Watanabe, and C. A. Paz De Araujo "Polarization Fatigue Characteristics of Sol-Gel Ferroelectric Pb(Zr<sub>0.4</sub>Ti<sub>0.6</sub>)O<sub>3</sub> Thin-Film Capacitors," Jpn. J. Appl. Phys. 33, pp. 3996-4002, 1994.
- [38] Y. Masuda and T. Nozaka, "Investigation into electrical conduction mechanisms of Pb(Zr,Ti)O<sub>3</sub> thin-film capacitors with Pt, IrO<sub>2</sub> and SrRuO<sub>3</sub> top electrodes ", Jpn. J. Appl. Phys. vol. 43, pp. 6576–6580, 2004.
- [39] H. Saito et al., IEEE International Memory Workshop (IMW), 2015.



Wensheng Wang, ph.D., is a Specialist at Fujitsu Semiconductor Memory Solution Ltd. He has 34 years of experience in thin film and semiconductor manufacturing process engineering, with a particular focus on ferroelectric materials, electrode interfaces and ferroelectric memories.



**Takashi Eshita, Ph.D.,** is a Senior Adviser at Fujitsu Semiconductor Memory Solution Ltd. and a Professor Emeritus at Wakayama University. He has 38 years of experience in semiconductor fabrication process engineering, with a specific focus on ferroelectric memories and ferroelectric materials.



**Kazuaki Takai,** works on ferroelectric capacitor characterization and SPICE modeling at Fujitsu Semiconductor Memory Solutions Ltd.



**Ko Nakamura,** , is a Specialist at Fujitsu Semiconductor Memory Solution Ltd. He has 30 years of experience in semiconductor fabrication process engineering. He has been involved in the development of ferroelectric memories and ferroelectric materials since 1997.



**Mitsuaki Oikawa,** is a process engineer at Fujitsu Semiconductor Memory Solution Ltd. He is particularly focused on ferroelectric memory and ferroelectric thin films.



**Nozomi Sato,** is an engineer at Fujitsu Semiconductor Memory Solution Ltd. Her current research interests are ferroelectric materials, electrode interfaces and ferroelectric memories.

## Wensheng WANG et al.



**Soichiro Ozawa,** is a member of ferroelectric memories and materials development group at Fujitsu Semiconductor Memory Solution Ltd. He has 34 years of experience in semiconductor fabrication process engineering.



Kouichi Nagai, is a integration engineer at Fujitsu Semiconductor Memory Solutions Ltd. After working as a semiconductor lithography engineer and DRAM development, he has more than 20 years of experience in the development and manufacturing of ferroelectric memory.



**Satoru Mihara,** is a Deputy Associate Director at Fujitsu Semiconductor Memory Solution Ltd. He has 35 years of experience in semiconductor fabrication process engineering, with a particular focus on massproduction technology



**Yukinobu Hikosaka, ph.D.**, is a Director of FeRAM Engineering Dept. at Fujitsu Semiconductor Memory Solution Ltd. He has 32 years of experience in semiconductor fabrication process engineering, with a specific focus on ferroelectric memories and plasma physics.



**Hitoshi Saito,** is a Director of Fujitsu Semiconductor Memory Solutions Ltd. He has 34 years of experience in semiconductor development, with a particular focus on process integration and device engineering for DRAM, NOR, NAND, Logic, FeRAM and NRAM.



**Manabu Kojima,** was born in Kanagawa, Japan, in 1963. He received the B.S. and M.S. degrees in electronics and communication engineering from Yokohama National University, in 1986 and 1988, respectively. In 1988, he joined Fujitsu Laboratories, Ltd., where he worked on the research and developmenet of device technologies for logic and DRAM LSI devices. In 2000, he joined Fujitsu semiconductor Ltd., where has engaged in the development of 90nm and 65nm CMOS

logic devices. In 2020 he joined Fujitsu semiconductor memory solution Ltd., where has managed FeRAM development.



Kenji Nomura, Ph.D., is an engineer working in mathematical optimisation and artificial intelligence at Fujitsu Ltd.



**Hideshi Yamaguchi**, is currently with Fujitsu Ltd. He has 19 years of experience in materials and device analysis, with a particular focus on ferroelectric materials and ferroelectric memories.